/* * This file is part of the coreboot project. * * Copyright (C) 2013 Google Inc. * Copyright (C) 2015 Intel Corp. * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License as published by * the Free Software Foundation; version 2 of the License. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. */ #include #include #include #include #if ENV_RAMSTAGE #include #else #include #endif #include static const unsigned int cpu_bus_clk_freq_table[] = { 83333, 100000, 133333, 116666, 80000, 93333, 90000, 88900, 87500 }; unsigned int cpu_bus_freq_khz(void) { msr_t clk_info = rdmsr(MSR_BSEL_CR_OVERCLOCK_CONTROL); if ((clk_info.lo & 0xF) < (sizeof(cpu_bus_clk_freq_table) / sizeof(unsigned int))) return cpu_bus_clk_freq_table[clk_info.lo & 0xF]; return 0; } unsigned long tsc_freq_mhz(void) { msr_t platform_info; unsigned int bclk_khz = cpu_bus_freq_khz(); if (!bclk_khz) return 0; platform_info = rdmsr(MSR_PLATFORM_INFO); return (bclk_khz * ((platform_info.lo >> 8) & 0xff)) / 1000; } #if !ENV_SMM void set_max_freq(void) { msr_t perf_ctl; msr_t msr; /* Enable speed step. */ msr = rdmsr(IA32_MISC_ENABLE); msr.lo |= (1 << 16); wrmsr(IA32_MISC_ENABLE, msr); /* Enable Burst Mode */ msr = rdmsr(IA32_MISC_ENABLE); msr.hi = 0; wrmsr(IA32_MISC_ENABLE, msr); /* * Set guranteed ratio [21:16] from IACORE_RATIOS to bits [15:8] of * the PERF_CTL. */ msr = rdmsr(MSR_IACORE_TURBO_RATIOS); perf_ctl.lo = (msr.lo & 0x3f0000) >> 8; /* * Set guranteed vid [21:16] from IACORE_VIDS to bits [7:0] of * the PERF_CTL. */ msr = rdmsr(MSR_IACORE_TURBO_VIDS); perf_ctl.lo |= (msr.lo & 0x7f0000) >> 16; perf_ctl.hi = 0; wrmsr(IA32_PERF_CTL, perf_ctl); } #endif /* ENV_SMM */