

# Intel<sup>®</sup> Firmware Support Package (Intel<sup>®</sup>FSP) for Intel Atom<sup>®</sup> Processor C2000 Product Family for Communications Infrastructure Post-Gold 7

**Release Notes** 

**March 2018** 

Order Number: 333408-004



You may not use or facilitate the use of this document in connection with any infringement or other legal analysis concerning Intel products described herein. You agree to grant Intel a non-exclusive, royalty-free license to any patent claim thereafter drafted which includes subject matter disclosed herein.

This Intel® Firmware Support Package (Software) is furnished under license and may only be used or copied in accordance with the terms of that license.

No license (express or implied, by estoppel or otherwise) to any intellectual property rights is granted by this document.

The Software is subject to change without notice, and should not be construed as a commitment by Intel Corporation to market, license, sell or support any product or technology. Unless otherwise provided for in the license under which this Software is provided, the Software is provided AS IS, with no warranties of any kind, express or implied.

The products described may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Except as expressly permitted by the Software license, neither Intel Corporation nor its suppliers assumes any responsibility or liability for any errors or inaccuracies that may appear herein.

Except as expressly permitted by the Software license, no part of the Software may be reproduced, stored in a retrieval system, transmitted in any form, or distributed by any means without the express written consent of Intel Corporation.

Copies of documents which have an order number and are referenced in this document may be obtained by calling 1-800-548-4725 or by visiting: http://www.intel.com/design/literature.htm.

Intel, Atom, and the Intel logo are trademarks of Intel Corporation in the U.S. and/or other countries.

\*Other names and brands may be claimed as the property of others.

Copyright  $\ensuremath{\text{@}}$  2018, Intel Corporation. All rights reserved.



## **Revision History**

| Date           | Revision | Description                                 |  |
|----------------|----------|---------------------------------------------|--|
| March 2018     | 004      | Post-Gold 7 Release                         |  |
| April 2017     | 003      | Post-Gold 6 Release                         |  |
| June 2016      | 002      | Post-Gold 5 Release                         |  |
| September 2015 | 001      | Initial public release. Post-Gold 4 Release |  |



# Contents

| 1   | Intro              | oduction                                                           | 5  |
|-----|--------------------|--------------------------------------------------------------------|----|
|     | 1.1                | Component Information                                              |    |
|     | 1.2                | Limitations                                                        |    |
|     | 1.3                | Acronyms and Terms                                                 |    |
|     | 1.4                | Intended Audience                                                  |    |
|     | 1.5                | Customer Support                                                   |    |
| 2   | New                | in This Release                                                    |    |
|     | 2.1                | New Features                                                       | 7  |
| 3   | Knov               | wn Issues                                                          | 8  |
|     | 3.1                | Known Issues for the Intel Atom® Processor C2000 Product Family    | 8  |
|     | 3.2                | Resolved Issues for the Intel Atom® Processor C2000 Product Family | 9  |
| 4   | Rela               | ted Documentation, Tools, and Packages                             | 10 |
| 5   |                    | re to Find the Release                                             |    |
|     | 5.1                | How to Install this Release                                        |    |
|     | 5.2                | Microcode Update                                                   |    |
|     | 5.3                | Debug                                                              |    |
|     | 5.4                | Validation                                                         | 12 |
| 6   | Rele               | ase Content                                                        | 13 |
| 7   | Hard               | lware and Software Compatibility                                   | 14 |
|     | 7.1                | Supported Hardware                                                 |    |
|     | 7.2                | Supported Operating Systems                                        | 14 |
| 8   | Conf               | figuration                                                         | 15 |
|     | 8.1                | Intel® Firmware Support Package Information                        | 16 |
|     |                    |                                                                    |    |
| Fia | ures               |                                                                    |    |
| 8-1 |                    | l <sup>®</sup> FSP Binary Information                              | 16 |
| 0 1 | 11100              |                                                                    |    |
| Tab | oles               |                                                                    |    |
| 1-1 |                    | el® FSP Component Information                                      | 5  |
| 1-2 | Acronyms and Terms |                                                                    |    |
| 3-1 | Known Issues       |                                                                    |    |
| 3-2 |                    |                                                                    |    |
| 4-1 |                    | el® Firmware Support Package Documentation                         |    |
| 6-1 |                    | ckage Contentserating System/Boot Loader/Tools Support             |    |
| 7-1 | ODE                | erating System/pool Loader/10018 Support                           | 14 |



## **Introduction**

This package contains the required binary image(s) and collateral for the Intel® Firmware Support Package (Intel®FSP) for Intel Atom® Processor C2000 Product Family for Communications Infrastructure Post-Gold 7.

This document provides system requirements, installation instructions, issues and limitations, and legal information.

To learn more about this product, see:

- New features listed in Section 2, "New in This Release", or in the help.
- Reference documentation listed in Section 4, "Related Documentation, Tools, and Packages" below.
- Installation instructions listed in Section 5.1, "How to Install this Release" below.

#### 1.1 **Component Information**

The software in this release has been developed and validated using the following in Table 1-1.

#### **Table 1-1. Intel® FSP Component Information**

| FSP Binary Version            | Post-Gold 7 |
|-------------------------------|-------------|
| Reference Code Version        | 49.R00      |
| Memory Reference Code Version | 1.0.0.49    |

#### 1.2 **Limitations**

The following are the limitations for the Intel<sup>®</sup> FSP:

- The serial console base address of Intel Atom® Processor C2000 Product Family FSP is 0x2F8.
- The boot loader must ensure that FspInitEntry Application Programming Interface (API) is called within one second of returning from TempRamInitEntry API.



#### 1.3 Acronyms and Terms

Table 1-2 shows the acronyms and terms used in this document (arranged in alphabetic order).

#### Table 1-2. Acronyms and Terms

| Acronym/Term | Description                       |
|--------------|-----------------------------------|
| API          | Application Programming Interface |
| ВСТ          | Binary Configuration Tool         |
| BSF          | Binary Settings File              |
| CRB          | Customer Reference Board          |
| FSP          | Firmware Support Package          |
| IBL          | Intel® Business Link              |
| RMT          | Rank Margining Tool               |
| SoC          | System on a Chip                  |
| UPD          | Updatable Product Data            |
| VPD          | Vital Product Data                |

#### 1.4 Intended Audience

Platform and system developers who intend to use an Intel<sup>®</sup> Firmware Support Package-based boot loader for the firmware solution for their overall design based on the Intel Atom<sup>®</sup> Processor C2000 Product Family. This group includes, but is not limited to, system BIOS developers, boot loader developers, and system integrators.

#### 1.5 Customer Support

Intel offers support for this software at the API level only, defined in the FSP Integration guide and reference manuals listed in Section 4, "Related Documentation, Tools, and Packages". If your field representative has created an account for you, support requests can be submitted at http://premiersupport.intel.com.

§§



# 2 New in This Release

#### 2.1 New Features

This release includes the following new features and product changes:

• Updated USB Workaround for the issue where a USB 2.0 device may not be detected at system power-on.

§§

March 2018
Order Number: 333408-004

Intel® FSP for Intel Atom® Processor C2000 Post-Gold 7



# 3 Known Issues

Known and resolved issues relating to  $\mathsf{Intel}^{\circledR}$  Firmware Support Package are described in this section.

# 3.1 Known Issues for the Intel Atom® Processor C2000 Product Family

Table 3-1 lists known issues for the Intel Atom® Processor C2000 Product Family.

#### Table 3-1. Known Issues

| Title                   | Certain boards exhibit intermittent boot and MCE errors.                                                                                                                                                                                                                                                                                               |  |  |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Problem                 | Boards with DDR trace lengths longer than the CRBs, see MCE Errors at 1333/1600 MT.                                                                                                                                                                                                                                                                    |  |  |
| Workaround              | Set PcdEnableRelaxedTurnaroundTiming to Enabled in order to enable the relaxed DDR Turnaround timing.                                                                                                                                                                                                                                                  |  |  |
| Impact of Workaround    | Enabling this PCD will cause ~1% performance loss on the platform.                                                                                                                                                                                                                                                                                     |  |  |
|                         |                                                                                                                                                                                                                                                                                                                                                        |  |  |
| Title                   | FSP disables the TCO Watchdog Timer after the boot loader re-enables the WDT.                                                                                                                                                                                                                                                                          |  |  |
| Problem                 | There is a coverage gap for boot loaders that utilize the WDT to address system hangs.                                                                                                                                                                                                                                                                 |  |  |
| Workaround              | Set the PcdTcoEnable to 1 in order for FSP to bypass disabling the WDT.                                                                                                                                                                                                                                                                                |  |  |
| Impact of Workaround    | None.                                                                                                                                                                                                                                                                                                                                                  |  |  |
|                         |                                                                                                                                                                                                                                                                                                                                                        |  |  |
| Title                   | Reboot occurring when PUNIT watchdog timer times out.                                                                                                                                                                                                                                                                                                  |  |  |
| Problem                 | The PUNIT has a watchdog timer that provides a window of approximately 1 second to complete initial programming of power management related registers. Failure to feedback the status to the PUNIT within 1 second of a microcode update will result in the system requesting a reboot.                                                                |  |  |
| Workaround              | The boot loader must ensure that FspInitEntry API is called within one second of returning from TempRamInitEntry API.  For designs that do not use an RTC battery, it is recommended that the RtcPowerFailureHandler() routine should be executed after the call to FspInitEntry API to ensure that the 1 second PUNIT timeout window is not violated. |  |  |
| Impact of<br>Workaround | None.                                                                                                                                                                                                                                                                                                                                                  |  |  |



# 3.2 Resolved Issues for the Intel Atom® Processor C2000 Product Family

Table 3-2 lists known resolved software-related issues for the Intel Atom $^{\circledR}$  Processor C2000 Product Family.

#### **Table 3-2.** Resolved Software-Related Issues

| Title       | USB 2.0 device may not be detected at system power-on.                                                                                                                                                                 |  |  |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Problem     | Certain internal conditions may cause one or more USB ports to fail at system power-on.                                                                                                                                |  |  |
| Workaround  | Workaround is applied in early stage of cold boot using sideband transaction to program the USB Lane 0 to USB Lane 3. For more details, download Intel Atom® Processor C2000 Product Family BIOS Writer's Guide (BWG). |  |  |
| Implication | Refer to the BWG.                                                                                                                                                                                                      |  |  |

§ §



# 4 Related Documentation, Tools, and Packages

Table 4-1 lists Intel<sup>®</sup> FSP for Intel Atom<sup>®</sup> Processor C2000 Product Family Platform documentation.

#### **Table 4-1.** Intel<sup>®</sup> Firmware Support Package Documentation

| Document Name                                                                                    | Document<br>No./Location                                                                                                        |
|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| Intel® Firmware Support Package for Intel Atom® Processor C2000 Product Family Integration Guide | https://github.com/<br>IntelFsp/FSP                                                                                             |
| Binary Configuration Tool (BCT) for Intel <sup>®</sup> FSP                                       | https://github.com/<br>IntelFsp/BCT                                                                                             |
| Intel® Firmware Support Package External Architecture Specification                              | https://www.intel.com/<br>content/dam/www/<br>public/us/en/documents/<br>technical-specifications/<br>fsp-architecture-spec.pdf |

§ §



## 5 Where to Find the Release

This package can be found on www.intel.com/fsp.

#### 5.1 How to Install this Release

This release can be installed on Linux\* system using the following:

Download the Linux\* files from https://github.com/IntelFsp/FSP.

**Note:** For the guide to adding the Intel<sup>®</sup> FSP APIs into the boot loader code, refer to the Intel Atom<sup>®</sup> Processor C2000 Product FSP Integration Guide (See Section 4, "Related")

Documentation, Tools, and Packages" on page 10.).

**Note:** For the guide to compiling the boot loader together with the Intel<sup>®</sup> FSP binary, refer to the *Intel Atom* Processor C2000 Product Family Custom Reference Board Platform Guide (See Section 4, "Related Documentation, Tools, and Packages" on page 10.).

#### **5.2** Microcode Update

Since the introduction of the Pentium<sup>®</sup> Pro processor, IA-32 processors have had the capability to correct specific errata through the loading of an Intel-supplied data block. This data block is referred to as a microcode update or system configuration data.

Each unique processor stepping/package combination has an associated microcode update that, when applied, constitutes a supported processor (that is, Specified Processor = Processor Stepping + Microcode Update). The proper microcode update must be loaded on each processor in a system. The proper microcode update is defined as the latest microcode update available from Intel for a given family, model, and stepping of the processor. Any processor that does not have the correct microcode update loaded is considered to be operating out of specification.

The microcode header is NOT included in this release. Intel recommends that future microcode updates are done as soon as the latest ones are released.

Intel recommends subscribing to the Intel Atom® Processor C2000 Product Family for Microserver and Communications Infrastructure Platforms (Edisonville/Rangeley) - Message of the Week (MoW) (see Section 4, "Related Documentation, Tools, and Packages" on page 10) for latest news on Processor Microcode Updates.

The steps for converting a microcode patch to a microcode header are as follows:

- 1. Download the latest microcode patch. This file is in text format (i.e. \*.txt or \*.inc).
- 2. This is a sample command to reformat the microcode patch: cat {name}.TXT | awk `{print \$2}' | sed `s/^/0x/' | sed `s/h/,/" > {name}.h"

March 2018 Order Number: 333408-004

Note:



#### 5.3 Debug

Debug messages are the primary way of debugging the Intel  $^{\circledR}$  FSP. This requires enabling the debug messages into the serial port. The steps to enable the serial debug messages can be found in How to Enable Serial Debug Messages in the *Intel Atom*  $^{\circledR}$  *Processor C2000 Product Family Custom Reference Board Platform Guide*. (See Section 4, "Related Documentation, Tools, and Packages" on page 10.).

#### 5.4 Validation

The Rank Margining Tool (RMT) can flag areas of concern for platform developers. The steps to enable RMT is described in detail under "How to Enable the Rank Margining Tool" in the *Intel Atom® Processor C2000 Product Family Custom Reference Board Platform Guide.* (See Section 4, "Related Documentation, Tools, and Packages" on page 10.).

§ §



# **6** Release Content

This release package contains the following:

#### **Table 6-1. Package Contents**

| Description                                          | Filename                                               | Path                           |
|------------------------------------------------------|--------------------------------------------------------|--------------------------------|
| FSP Kit License File                                 | FSP Kit Production RULAC click-<br>through License.pdf | ./                             |
| FSP Binary File                                      | RangeleyFsp.fd                                         | ./RangeleyFspBinPkg/FspBin     |
| Boot Setting File (BSF)                              | RangeleyFsp.bsf                                        | ./RangeleyFspBinPkg/FspBin     |
| Text file copy of FSP kit license file (Linux* only) | license.txt                                            | ./RangeleyFspBinPkg/Docs       |
| *.h                                                  | FSP header files                                       | ./RangeleyFspBinPkg/Include    |
| *.c                                                  | FSP source files                                       | ./RangeleyFspBinPkg/SampleCode |

§ §



# 7 Hardware and Software Compatibility

#### **7.1** Supported Hardware

The FSP included in this release is specifically targeted for the Intel Atom $^{(\!0\!)}$  Processor C2000 Product Family System on a Chip (SoC).

#### **7.2** Supported Operating Systems

This release installs on either a Windows\* or a Linux\* system. However, the FSP binary itself can be used with any software development environment to generate a complete boot loader solution.

The software in this release has been validated against the operating systems given in the following table on the Customer Reference Boards (CRBs) for the following products:

• Intel Atom® Processor C2000 Product Family

#### Note:

While the Intel<sup>®</sup> Firmware Support Package is validated on Coreboot\* and Yocto\* on the respective platforms, it is designed to work without change on some other boot loaders and operating systems.

#### Table 7-1. Operating System/Boot Loader/Tools Support

| Software Type       | Name                      | Version                                              |
|---------------------|---------------------------|------------------------------------------------------|
| Boot loader         | Coreboot                  | 4.3                                                  |
| Payload Boot loader | u-boot Payload            | u-boot-2013.01.01                                    |
| Firmware Component  | FSP                       | Gold 007                                             |
| Operating System    | Yocto*                    | Poky 9.0 (Yocto Project* 1.4 Reference Distro) 1.4.1 |
| Tool                | Binary Configuration Tool | 3.2.0                                                |

§ §



# **Configuration**

A Binary Configuration Tool (BCT) for the  ${\rm Intel}^{\scriptsize (\!R\!)}$  FSP is provided as a companion tool and is intended to be used to do the following:

- Customize the FSP binary configuration options based on the Boot Setting File (BSF).
- Rebase the FSP binary to a different base address. (The default base address of the Intel® FSP for Intel Atom® Processor C2000 Product Family is 0xFFF80000.)

Refer to the BCT User Guide for the usage instructions. See Section 4, "Related Documentation, Tools, and Packages" to obtain the BCT.

Intel® FSP for Intel Atom® Processor C2000 Post-Gold 7 March 2018 15



## 8.1 Intel<sup>®</sup> Firmware Support Package Information

To obtain the Intel<sup>®</sup> FSP binary information:

- 1. Run the Binary Configuration Tool as an Administrator.
- 2. Click the Show Binary Description command button.
- 3. Select the Intel<sup>®</sup> FSP binary. For this release, the binary included is named as RangeleyFsp.fd.
- 4. Click Open. Another window, shown in Figure 8-1, will pop out to show the Intel® FSP binary information.
- 5. Click OK to close the window.

#### Figure 8-1. Intel® FSP Binary Information



§§