



### Report No.; AN96040

#### Keywords PCF8584 I<sup>2</sup>C Bus Special timings Multimaster

## **Revision History**

| Version | Date     | Remarks                    |
|---------|----------|----------------------------|
| 0.1     | Dec 95   | first draft                |
| 0.2     | Jan 96   | timing evaluation finished |
| 0.3     | April 96 | reset added                |
|         |          |                            |

This application note has been written by the Telecom product support group of Philips Semiconductors in Zürich.

In case of questions and additions please contact Mr. Jürg Fries: Fax No. +41 14 651 805 Internet J.Fries@zrh.sc.philips.com



Purchase of Philips  $I^2C$  components conveys a licence under the Philips  $I^2C$  patent to use the components in the  $I^2C$  system, provided the system conforms to the  $I^2C$  specifications defined by Philips

#### Philips Semiconductors Zürich

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property.

# **1 Table of contents**

| 1 Table of contents                                                 | 3         |
|---------------------------------------------------------------------|-----------|
| 2 Purpose of this Application Note                                  | 4         |
| 3 Intel Mode                                                        | 5         |
| 3.1 Important Notice                                                | 5         |
| 3.2 Working variants                                                | 5         |
| 3.2.1 Master transmitter with long chin coloct                      | 5         |
| 3.2.2 Master transmitter with long Chip select                      | 5<br>6    |
| 3.2.3 Master receiver with typical timing                           | 0         |
| 3.2.4 Master receiver with long CS and long PD. Critical I          | 0         |
| 3.2.6 Master receiver with very long CS                             | 0         |
| 3.2.7 Master receiver mode with very long RD Critical I             | 7         |
| 3.2.8 Master receiver mode with repeated start and write after read | 7         |
| 3 3 Motorola access sequence in Intel mode                          | 0         |
| 3.3.1 WR low before CS low.                                         | 9         |
| 3.3.2 WR low after CS low Illegal !                                 | 9         |
| 3.3.3 CS shorter than, and within WR Not working !                  | .10       |
| 4 Motorola Mode                                                     | .11       |
| 4.1 Access sequences which work under limited circumstances         | .11       |
| 4.1.1 Write access timing Critical !                                | .11       |
| 4.1.2 Master receiver, very long read cycle Critical !              | .11       |
| 4.1.3 Falling CS before R/W Illegal !                               | .12       |
| 4.1.4 R/W high before CS high                                       | .12       |
| 4.1.5 R/W shorter than CS and within CS low period Illegal !        | .12       |
| 5 Reset                                                             | .13       |
| 6 Good to know                                                      | .13       |
| 6.1 Detection of FC bus traffic                                     | .13       |
| 6.2 Not detected start in slave mode                                | .13       |
| 6.4 Statusragistar S1                                               | .14       |
| 6.5 DCE8584 in systems with micros with on board $I^2$ C            | .14       |
| 7 Multimaster systems                                               | .14<br>1/ |
| 7 1 Power up in Multimaster systems                                 | 15        |
| 7.2 Lost arbitration                                                | 15        |
| 7.3 Lost arbitration with general call- or own- address             | .16       |
| 8 Appendix                                                          | .17       |
| 8.1 Recommended literature                                          | .17       |
| 8.2 Distribution                                                    | .17       |
|                                                                     |           |

# 2 Purpose of this Application Note

This application note should answer often raised questions in the design in stage of the PCF8584. The development of the PCF8584 dates back to the time where the  $I^2C$  bus was still in its definition phase. This is somehow reflected into the design of this device, and this is one of the reasons why the 8584 is quite difficult to program.

This note has the following main items:

- Behaviour of the 8584 with unspecified parallel bus sequences. New microcontrollers become available which have programmable bus interfaces, and which have a great freedom in the sequencing of the signals which are used to control the parallel bus side of the 8584. This gave rise to a lot of questions about parallel bus sequences.
- Multimaster systems
- Often encountered questions and problems

This document should be a live document.

- New findings will be added.
- Customer inputs are welcome and will be added if not already there

## 3 Intel Mode

This section describes the behaviour of the PCF8584 when he is initialised in the Intel mode.

## 3.1 Important Notice

- If not otherwise noted, all accesses described in this section are made to register S0.
- The required accesses to set up the right mode are **NOT** shown in the timing diagrams.
- For bus timings refer to the PCF8584 data sheet.
- Accesses which work only with timing restrictions are marked <u>Critical.</u>
- Accesses which do not work at all are marked <u>Illegal.</u>

## 3.2 Working variants



#### 3.2.1 Master transmitter with typical timing

This diagram illustrates the typical response of the INT-line (PIN bit). The PIN is reset after the raising edge of WR and negated after the 9th clock-pulse of SCL.

#### 3.2.2 Master transmitter with long chip select



The INT is asserted after the 9th clock pulse, regardless of the CS state.

As shown in Fig. 3 the writecycle is completed with the raising edge of WR, INT is cleared, and the next byte is sent over the  $I^2C$  bus

Therefore the write timing for the master transmitter mode is uncritical.



#### 3.2.3 Master transmitter with long CS and long WR

This diagram shows the same behaviour as Fig. 2

#### 3.2.4 Master receiver with typical timing



This diagram illustrates the typical response of the INT-line (PIN bit). The PIN is reset after the falling edge of RD and negated after the 9th clock-pulse of SCL.

#### 3.2.5 Master receiver with long CS and long RD Critical !



The read-cycle does not affect the behaviour of the PCF8584 as long as it is completed before the next byte is received.

#### 3.2.6 Master receiver with very long CS



After the 9th SCL pulse, an INT is generated regardless of the CS state

#### Data Valid New Data D0..7 CS WR RD INT ᠰ SDA JЦ SCL byte 1 byte 2 No INT during read cycle Fig. 7 Master receiver with very long RD Critical

#### 3.2.7 Master receiver mode with very long RD Critical !

If the read-cycle is stretched beyond the 9th SCL pulse of byte 2 , no interrupt will be generated (PIN high).

After the 9th clock pulse of byte 2, the contents of byte 2 appears on the Data-Bus, byte 1 is lost.

Because the PIN bit is not set, all the transmitted bytes will be lost, because the microcontroller will not be notified by the PCF8584 of finished byte transmissions.

#### 3.2.8 Master receiver mode with repeated start and write after read

The I<sup>2</sup>C bus spec. knows 4 possible combinations for a repeated start sequence. The repeated start sequence is used mainly in multimaster systems, when different devices have to be accessed without interruptions from other masters, or when memory devices have to be read. In this case very often a pointer in the memory device has to be set prior to reading the contents.

| The table below shows the 4 possible combinations. |                                                 |                                                |  |  |
|----------------------------------------------------|-------------------------------------------------|------------------------------------------------|--|--|
| No                                                 | I <sup>2</sup> C bus mode before repeated start | I <sup>2</sup> C bus mode after repeated start |  |  |
| 1                                                  | write to slave                                  | read from slave                                |  |  |
| 2                                                  | write to slave                                  | write to slave                                 |  |  |
| 3                                                  | read from slave                                 | read from slave                                |  |  |
| 4                                                  | read from slave                                 | write to slave                                 |  |  |
|                                                    |                                                 |                                                |  |  |

. .

The figure below shows an example of combination No. 4



Fig. 8 shows how to do a repeated start-sequence.

Below the necessary steps to do this are shown:

- 1. Write 4Dh to S1 (generate repeated start)
- Read the last received byte from S0 2.
- Write the Slave-Address + write to S0, now the repeated start will be generated. 3.

The INT (PIN bit) is reset after the write to S0.

## 3.3 Motorola access sequence in Intel mode

### 3.3.1 WR low before CS low



A falling WR before CS does not cause any problems and is recognised as well by the PCF8584.

#### 3.3.2 WR low after CS low Illegal !



The write-cycle is not recognised by the PCF8584 because the raising edge of WR is not in the CS active (low) state.

This is a non working illegal variant

#### 3.3.3 CS shorter than, and within WR Not working !



This write-cycle fails. (see description of Fig. 10)

This is a non working illegal variant

## 4 Motorola Mode

This section describes the behaviour when the PCF8584 is initialised in the Motorola mode.

### 4.1 Access sequences which work under limited circumstances



#### 4.1.1 Write access timing Critical !

<u>The write-cycle</u> (<u>tCLCL</u>) should not <u>exceed 2us.</u> <u>This is a critical</u> <u>timing</u>

This restriction is valid for the whole frequency range.

Provided standard clock input frequencies are used.

#### 4.1.2 Master receiver, very long read cycle Critical !



If the read-cycle is stretched beyond the 9th SCL pulse of byte 2, no interrupt will be generated (PIN high).

After the 9th clock pulse of byte 2, the contents of byte 2 appears on the Data-Bus, byte 1 is lost.

Because the PIN bit is not set, all the transmitted bytes will be lost, because the microcontroller will not be notified by the PCF8584 of finished byte transmissions.

#### This sequence is critical

### 4.1.3 Falling CS before R/W Illegal !



### 4.1.4 R/W high before CS high



### 4.1.5 R/W shorter than CS and within CS low period Illegal !



# 5 Reset

This is an addition to chapter 6.10 of the data sheet from August 95. In later revisions of the data sheet the following text will be added.

The PCF8584 only resets when the clock is running. This is also true at power up condition.

## 6 Good to know

## 6.1 Detection of I<sup>2</sup>C bus traffic

The PCF8584 must be initialised as recommended in the initialisation flowchart of the data sheet . After that the chip is in the slave receiver mode listening to the bus. It can now detect a start-, repeated start - and a stop sequence and thus determine if the bus is busy or free.

- The PCF8584 can only detect a bus busy condition, when it was able to listen to the bus and ready to track a start condition
- It can not detect a bus busy if the initialisation is finished during an ongoing I<sup>2</sup>C transmission
- It will not flag a bus busy if the SDA or SCL lines are toggled without a preceding start sequence

## 6.2 Not detected start in slave mode

In the slave mode there is a time slot where the PCF8584 is not able to detect a start sequence.

- In slave transmitter mode, this is between the time that elapses between negative acknowledge received (LRB=1) and write last byte to S0 register
- In slave receiver mode this is the time that elapses between Stop detected (STS=1) read last byte from S0 register. See the flowchart for slave receiver/transmitter mode in the data sheet



- This is no problem in a single master system
- It is usually no problem in Multimaster systems using only PCF8584s, as long as the microcontrollers which serve the 8584 have about the same performance
- It can be a problem in Multimaster systems where PCF8584s are mixed with microcontrollers which have an integrated I<sup>2</sup>C bus controller on board, as a lot of Philips 8051 derivatives do. The I<sup>2</sup>C bus controller of these micros can be set up in such a way, that they wait until the bus is free without interaction of the microcontroller. They will then start im-

mediately the transmission. In this case, the PCF8584 will not detect the start sequence, because his microcontoller is still in the loop of detecting the end of the transmission and then set the chip free, which is only the case when PIN = 1

### 6.3 Live insertion of hardware

Be aware, that a PCF8584 can only detect a bus busy condition when he was able to track the bus and see the start condition.

### 6.4 Statusregister S1

The statusregister always reflects the status of the I<sup>2</sup>C bus. During an I<sup>2</sup>C transmission the bits in the status register toggle depending on the bus status. For most cases the status should only be updated when the PIN bit is asserted.

The PIN bit is asserted in the following cased:

- 1 Byte transmitted or received
- Misplaced start
- Misplaced stop
- Repeated start

*Exception*: The PIN bit is not set when arbitration is lost. In this case the Pin bit is set after the byte of the winning master has been fully transmitted, which is at the falling edge of the acknowledge clock.

### 6.5 PCF8584 in systems with micros with on board I<sup>2</sup>C

Read chapter Good to know section 6.2

## 7 Multimaster systems

Multimaster systems require some system considerations to avoid problems which can occur if the system is not designed properly.

First some general remarks:

- It is good practice to have if possible a supervisor in Multimaster systems which can handle exceptions
- Every device which can be bus master should have a time-out in the I<sup>2</sup>C bus access routines which can abort its own bus access if it is not able to finish it within a certain time limit.
- It is good practice to check PIN, BB, BER always, because they determine if a data is valid
- LAB should be added in master transmitter / receiver mode
- STS must be checked in slave receiver mode
- AAS must be checked at the beginning of the slave receiver / transmitter mode
- Check the preceding chapter Good to know
- Do not try to minimise the software. Handle every possible situation !

### 7.1 Power up in Multimaster systems

Start I<sup>2</sup>C transmissions only after all slaves have started up. Allow enough time for the initialisation, before starting any transmissions. A non initialised PCF8584 will miss ongoing transmissions, and disturb them by trying to start an own transmission.

## 7.2 Lost arbitration

If in a Multimaster system arbitration is lost, the LAB bit (lost arbitration) is set. This can happen anywhere in a transmission.



If the PCF8584 is loosing the arbitration, he will release the bus. The pin bit is set, LAB is set. The PCF8584 is now in slave receiver mode. There are two possibilities to end the transmission for the loosing master.

- 1. Read S1, then S0
- 2. Read S1, then send reset to S1 (80h), then switch the ESO on again.

<u>Attention</u>! In both cases, the PCF8584 is not able to recognise that there is still an ongoing transmission. In order to prevent another arbitration problem the controlling software should wait for a time, longer than the longest message which can be sent over the bus, before trying to access the bus again.

## 7.3 Lost arbitration with general call- or own- address

In case the winning master has sent out or the address of the loosing master, the AAS bit is set, if the general call address has been sent, the AAS and AD0/LRB bits will be set. Basically the transmission can then go on, as the chip is now in slave receiver mode. In many cases the decision is taken to finish the transmission because there is always a doubt if during the arbitration process all the data has been processed properly. In this case read the preceding chapter.

| LRB/AD0 if address was own address                        |                  |                 |  |
|-----------------------------------------------------------|------------------|-----------------|--|
| LRB / AD0f addres was general call                        | <br>             | 1               |  |
| AAS                                                       |                  | 1               |  |
| LAB                                                       |                  | 1               |  |
| PIN                                                       |                  | 1               |  |
|                                                           | Arbitration lost | PIN bit is rese |  |
| Fig. 19 Lost arbitration with general call or own address |                  |                 |  |

# 8 Appendix

## 8.1 Recommended literature

- I<sup>2</sup>C Peripherals Philips Data Handbook IC 12 form 1995 or newer
- The I2C bus and how to use it 1995 update (12 NC 9398 393 400119) Included in IC 12

## 8.2 Distribution

This manual is available on the Philips Semiconductor BBS in Eindhoven and Sunnyvale in a compressed self extracting postscript file. For access information see below.

#### BBS Eindhoven, The Netherlands

The Bulletin Board system in Eindhoven has available application and demonstration programs for downloading.Modemspeed:V32bis/HST/Vterbo/Vfast/V34Transfer protocols:X/Y/Z-modem, Sealink, Hydra, Telink, 1K-XmodemLine parameters:8 data bits, 1 stop bit, no parityThe telephone numbers for the BBS in Eindhoven are:+31 - 40 72 11 02BBS:+31 - 40 72 27 49(Mon - Fri, 9:00 to 16:00)

#### BBS Sunnyvale, USA

The MCO Bulletin Board system in Sunnyvale has available newsletters, application and demonstration programs for downloading. The access is done by modem at 300 to 14'400 Baud.

The telephone numbers are:

| In the US: | (800) 451 66 44 |
|------------|-----------------|
| or         | +1 - 408 991 24 |

This application note has been written by the Telecom product support group of Philips Semiconductors in Zürich.

In case of questionsand additions please contact Mr. Jürg Fries:Fax No.+41 14 651 805InternetJ.Fries@zrh.sc.philips.com